

# **DUBHE-80 CPU IP**

A 64-bit commercial RISC-V CPU IP with rich RISC-V extensions support, targeting highly energy-efficiency applications.

#### OVERVIEW

StarFive Dubhe-80 processor features a 9+ stage, 3issue, out-of-order pipeline, fully compliant with a rich set of RISC-V extensions of

RV64GCBH\_Zicond\_Zicbom\_Zicboz\_Zicbop. With a score of 8.5 SPECInt2006/GHz, Dubhe-80 is designed for mobile, desktop, AI, and automotive applications that require highly energy-efficient computation. Dubhe-80 has been pre-integrated and verified, making it easy to use for SoC development work. With options of single-core, dual-core, or quad-core in a single cluster with memory coherency, Dubhe-80 is highly scalable.

In 2024, Dubhe-80 received a major upgrade, with performance improved by 6% and energy efficiency enhanced by 50% compared to 2023.

| EXTENSIONS  |      |         |      |
|-------------|------|---------|------|
| RV64I       | 2.1  | Debug   | 0.13 |
| M           | 2.0  | Trace   | 1.0  |
| Α           | 2.1  | Zicond  | 1.0  |
| F           | 2.2  | Zicbom  | 1.0  |
| D           | 2.2  | Zicboz  | 1.0  |
| С           | 2.0  | Zicbop  | 1.0  |
| В           | 1.0  | Svnapot | 1.0  |
| Priv. Spec. | 1.12 | Svpbmt  | 1.0  |
| Н           | 1.0  | Svinval | 1.0  |
| RV64I       | 2.1  | Debug   | 0.13 |
| M           | 2.0  | Trace   | 1.0  |





## **DESIGN SPECIFICATIONS**

- SPECint2006: 8.5/GHz
- Dhrystone: 6.0/Mhz (Legal)
- ISA: RV64GCBH
- 9+ stage, 3-issue pipeline
- Superscalar, deep out-of-order execution
- Support for multi-core cache coherence

#### **MOBILE**

- Smart Phone
- Tablet
- Smart Wear
- Game Devices

## **INDUSTRIAL CONTROL**

- HMI
- Industrial Display
- Industrial Inspection
- Smart home gateway

# ΑI

- Robotics
- Computer Vision
- Smart Home

# **FUNCTION LIST**

## IFU

- Decoupled structure of instruction fetch and branch prediction
- Fetch width: 16 byte per cycle
- RAS predictor for return instruction
- IJTP predictor for indirect-jump instruction
- TAGE style predictor for conditional branch instruction

## TKU

- 3-Way Decode/Rename/Commit
- ROB entries: 128
- Integer physical register file entries: 128
- Floating-point physical register file entries: 96

## **IEU**

- 3 Full ALU (Arithmetic/Logic) units
- 1 MDU (Multiply/Divide) unit
- 1 BRU (Branch/Jump) unit

#### **FPU**

- Support the IEEE 754-2008 floatingpoint standard for 32-bit singleprecision and 64-bit double-precision arithmetic
- 2 floating-point pipeline units

### MMU

- Support bare, Sv39, and Sv48 modes, as defined in the RISC-V Priv. Spec
- Support 32-entry fully-associative L1 ITLB
- Support 32-entry fully-associative L1 DTLB
- Support 1024-entry set associative STLB
- Optional parity check

## Memory Sub-system

- L1 instruction cache
  - Configurable set-associative instruction cache
  - Default 32 KB, 4-way set associate
  - Optional parity check
- L1 data cache
  - Default 32 KB, 4-way set associate
  - Two load/store pipes
  - Support cache writing policy: write-back
  - Out-of-order processing, non-blocking cache design
  - Support standard CMO 1.0
  - Optional ECC
- L2 cache
  - Default 256 KB, 8-way set associate
  - MESI coherency
  - Hardware data prefetching
  - Support cache writing policy: write-back
  - Core cluster level shared between cores
  - Optional ECC

# **FUNCTION LIST**

#### PMP&PMA

- Support 16/32/64 regions with a minimum region size of 4096 bytes
- Support predefined PMA and Svpbmt

## **HPM**

- RISC-V standard hardware performance monitor support
- Help micro-architecture level analysis and performance tuning

## **Power Management**

- Core level Wait For Interrupt mechanism
- Core land cluster level clock gating
- Core and cluster level low-power states (Power ON/OFF/Retention)
- Cluster-level frequency scaling

## **PLIC**

- PLIC Interrupts: 1,024 configurable interrupt signals, which can be connected to devices outside the core subsystem.
- PLIC Priority Levels: PLIC supports 8 priority levels

#### CLINT

Up to 32 configurable interrupt targets or harts

## Debug

• Standard RISC-V debug support

## Trace

• Standard RISC-V trace interface support

## Software Development

- Bare Metal SDK
  - Compiler and toolchains, including two packages based on GCC and LLVM frameworks
  - GDB debugger and pre-built OpenOCD
  - FreeRTOS
  - 36+ sample projects
- Linux SDK
  - Yocto-based environment
  - Kernel 6.6
  - Host development tools
  - OpenSBI
  - KVM
  - Xvisor
- StarFive StarStudio
  - Provide stand-alone and pre-built IDE for customers